

# CIRCUITS USING LOW-DRIFT TRANSISTOR PAIRS

# BCY87 BCY88 BCY89







# **Circuits using Low-Drift Transistor Pairs**

# **BCY87, BCY88, BCY89**

Technical Publications Department ELECTRONIC COMPONENTS AND MATERIALS DIVISION © Copyright reserved September 1968

The information contained herein has been taken from the Mullard book of the same title

The publication of this document does not imply a licence under any patent

The BCY87, BCY88 and BCY89 devices are matched pairs of n-p-n silicon planar transistors. Each pair is encapsulated in a TO-71 envelope (six-lead TO-18) which ensures good thermal coupling, and makes the transistors particularly suitable for use in directly coupled d.c. amplifiers. The transistors can also give a good performance in some switching and comparator circuits. Several circuits are described in this book, including a detailed design example of a directly coupled amplifier. The principles of d.c. amplifiers have been discussed in our publication 'Directly Coupled Amplifiers, BCY55' (ref. 1), which is available on request (order number 29-066.BE).

# CONTENTS

| Foreword                                                                                                                                                                                                                                                              | <br>    | iii |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| CHAPTER 1 THE BCY87, BCY88 AND BCY89<br>Matched Characteristics; Operation of the BCY87<br>Family; Physical Precautions                                                                                                                                               | <br>••• | 1   |
| CHAPTER 2 THE DESIGN OF A DIRECTLY<br>COUPLED AMPLIFIER<br>Design Example                                                                                                                                                                                             | <br>    | 7   |
| CHAPTER 3 CIRCUITS USING BCY87-FAMILY<br>TRANSISTORS<br>Galvanometer Amplifier; Amplifier with Voltage<br>Gain of 6500; Amplifier with the Voltage Gain<br>of 70 000; Amplifier with Voltage Gain of 10 <sup>5</sup> ;<br>Schmitt Trigger Circuit; Voltage Comparator | <br>••• | 15  |

# CHAPTER 1

#### THE BCY87, BCY88 AND BCY89

The BCY87, BCY88 and BCY89 are matched pairs of n-p-n silicon planar transistors intended for use in differential input stages in d.c. amplifiers. Each transistor pair is encapsulated in a TO-71 envelope (six-lead TO-18), which ensures that the thermal resistance between the two transistors is very low.

The main difference between the three types is in their matched characteristics. The BCY87 is intended for input stages where low offset, drift and noise are important; the BCY88 is suitable for either input or second stages where the drift requirements are less stringent; the BCY89 is also intended for second stages and, in addition, can be used for general-purpose applications, such as switching and the comparison of two d.c. voltage levels.

#### MATCHED CHARACTERISTICS

The matched characteristics of the BCY87 family transistors are shown in Table 1. The characteristics apply when the collector-base voltages of the two transistors are equal, and do not exceed 10V, and also when the sum of the two emitter currents is between 10 and 100 $\mu$ A. Graphical representations of the characteristics are shown in Figs. 1 and 2.

|                                                                                               | BC<br>min | Y87<br>max | BC<br>min | Y88<br>max | BC<br>min | Y89<br>max |    |
|-----------------------------------------------------------------------------------------------|-----------|------------|-----------|------------|-----------|------------|----|
| $\frac{I_{\rm C(1)}/I_{\rm C(2)}}{V_{\rm BE(1)}}=V_{\rm BE(2)}$                               | 0.90      | 1.11       | 0.80      | 1.25       | 0.67      | 1.50       |    |
| $\begin{array}{c}  V_{\rm BE(1)} - V_{\rm BE(2)}  \\ I_{\rm C(1)} = I_{\rm C(2)} \end{array}$ |           | 3.0        |           | 6.0        |           | 10         | mV |
| $\begin{array}{c}  I_{B(1)} - I_{B(2)}  \\ V_{BE(1)} = V_{BE(2)} \end{array}$                 |           | 25         |           | 80         |           | 300        | nA |

TABLE 1

#### Matched Characteristics of the BCY87 Family



Fig. 1—Variation of emitter current with base-emitter voltage for the BCY87 family. The ratio of the emitter currents of the two transistors, and the difference between their base-emitter voltages are related by the equation



Fig. 2—Variation of base current with base-emitter voltage for the BCY87 family

### **Temperature Effects**

The matched characteristics of the BCY87 family result in very low differential voltage and current changes with temperature. The variation in base-emitter voltage with temperature of one transistor almost equals that of the other, and the resulting differential voltage change with temperature, which is defined as

$$\frac{\delta(|V_{BE(1)} - V_{BE(2)}|)}{\delta T},$$

is shown in Table 2. The values apply over an ambient temperature range from -20 to  $+90^{\circ}$ C.

Also as a result of the matched characteristics, the variation in base current of one transistor almost equals that of the other. The differential current change with temperature, defined as

$$\frac{\delta(|\mathbf{I}_{\mathrm{B}(1)}-\mathbf{I}_{\mathrm{B}(2)}|)}{\delta T},$$

is also shown in Table 2. The values again apply over an ambient temperature range from -20 to  $+90^{\circ}$ C.

## **OPERATION OF THE BCY87 FAMILY**

The BCY87 family transistors are intended for differential input stages in d.c. amplifiers, where their matched characteristics result in very low drift with temperature. To achieve the excellent performance of which the devices are capable, the transistors must be operated under the

## TABLE 2

# Differential Voltage and Current Changes with Temperature

of the BCY87 Family  $T_{amb} = -20$  to +90 °C

|                                                                                            | BC<br>typ | Y87<br>max | BC<br>typ | Y88<br>max | BC<br>typ | Y89<br>max |              |
|--------------------------------------------------------------------------------------------|-----------|------------|-----------|------------|-----------|------------|--------------|
| $\frac{\delta( \mathbf{V}_{\mathrm{BE}(1)}-\!\!\!\mathbf{V}_{\mathrm{BE}(2)} )}{\delta T}$ | 1.0       | 3.0        | 2.0       | 6.0        | 4.0       | 10         | $\mu V/degC$ |
| $\frac{\delta( I_{B(1)}{-}I_{B(2)} )}{\delta T}$                                           | _         | 0.5        | _         | 2.0        | _         | 10         | nA/degC      |

correct conditions. The matched characteristics apply only when the sum of the emitter currents is between 10 and  $100\mu$ A, and the collectorbase voltages are between 0.5 and 10V. The circuit must therefore be designed so that both transistors operate under these conditions. The high current gain of these transistors makes operation possible at collector currents as low as 5 $\mu$ A, and the minimum value of h<sub>FE</sub> for the individual transistors of the BCY87 is 80 at a collector current of 5 $\mu$ A and a collector-base voltage of 10V. The BCY87, BCY88 and BCY89 all have h<sub>FE</sub> values of 100 minimum and 450 maximum at a collector current of 50 $\mu$ A and a collector-base voltage of 10V.

#### **Base-emitter Voltages**

The low differential base-emitter voltage change with temperature is realised only when the base-emitter voltages of the pair of transistors are equal. It is essential that the circuit design ensures this, and the easiest method of achieving it is shown in the simple circuit configuration in Fig. 3. When the input voltages are zero, the base-emitter voltages must be equal because both emitters are connected together, and both bases are referred to the same potential. When the input signals are applied, the base-emitter voltage equality is inevitably destroyed, and the input voltages should therefore be small (a few millivolts), so that the departure from the ideal matched conditions is not significant. Although this







Fig. 4—Differential input stage with feedback to stabilise the gain. This circuit is not recommended—see text

appears to be a severe restriction, it should be remembered that the low drift of the BCY87 allows the amplification of small voltages. When the input voltages are larger, the performance of the BCY87 is not normally needed, and a BCY88 or BCY89 can be used.

To stabilise the gain, feedback is often applied to each half of the differential input stage as shown in Fig. 4. The introduction of a resistor in series with each emitter now makes it impossible to ensure that the transistors operate at equal base-emitter voltages. This circuit configuration should therefore not be used where low drift is required, and is not recommended for the BCY87 family.

# Source Resistance

The source resistance should be low so that the drift resulting from a change in the current gain of the input transistor, and that resulting from the differential base current are kept low.

#### Changes in h<sub>FE</sub>

From Eq. 23 on page 11 of 'Directly Coupled Amplifiers, BCY55' (Ref. 1), the equivalent change in signal voltage  $\partial V_s$  resulting from a change in the large-signal current amplification factor  $\partial h_{\rm FEL}$  of the transistor in the first stage (its base-emitter voltage and collector cut-off current remaining constant), is given by

$$\left(\frac{\partial V_s}{\partial h_{FEL}}\right)_{V_{BE}}, \ I_{CBO} = \frac{(I_C - I_{CBO})R_s}{(h_{FEL})^2},$$

where  $R_s$  is the source resistance, and  $I_c$  the collector current.

Therefore the equivalent drift at the input resulting from variations in  $h_{\rm FEL}$  is zero when the source resistance is zero. For this reason, in practice, a very low source resistance must be used (a few hundred ohms).

#### Differential Base Current

The differential base current flowing through the source resistance produces an error voltage; the larger the source resistance, the larger the error voltage. The maximum differential base current change with temperature for the BCY87 is 0.5nA/degC, which produces a drift equal in magnitude to the maximum differential base-emitter voltage change with temperature ( $3.0\mu V/degC$ ) when the source resistance is  $6k\Omega$ . Thus the source resistance should be very much less than  $6k\Omega$  (a few hundred ohms) when low drift is required.

#### PHYSICAL PRECAUTIONS

Because both transistors of the pair are encapsulated in the same envelope, the difference between the two junction temperatures is very small. However, it is important to remember that the change in base-emitter voltage with temperature of a single transistor is 2mV/degC, and the differential base-emitter voltage change of the BCY87 is  $1\mu V/degC$ . The figure for the BCY87 is therefore equivalent to a difference between the two junction temperatures of 0.0005degC. In other words, the junction temperatures of the two transistors must not differ by more than that amount.

In a uniform thermal environment, the close thermal coupling of the trar.sistors ensures that the junction temperatures of the two transistors are equal. However, if a temperature gradient exists, the values for the differential voltage and current changes with temperature quoted above may not be attained. These temperature gradients can be caused by draughts of air, or they can also result from radiation. If the device is likely to be subjected to either, it should be shielded in some way.

Unwanted heat can also reach the transistors through their leads. Other components which might become warm should therefore not be mounted near the device, or anywhere where they might cause heat to be transmitted (including by radiation) to printed-wiring tracks that are connected to the device.

#### REFERENCE

1. 'Directly Coupled Amplifiers, BCY55'. (Order number 29/066. August 1967)

# **CHAPTER 2**

#### THE DESIGN OF A DIRECTLY COUPLED AMPLIFIER

Most directly coupled amplifiers contain at least one simple differential (or long-tailed-pair) stage, such as that shown in Fig. 5. If the changes in output current are to have no appreciable effect on the operating conditions of the long-tailed-pair, then

 $I_C \gg I_0$ .

But, for low differential voltage and current changes with temperature,  $I_C$  must be low—below 50 $\mu$ A for the BCY87 family.



Fig. 5—Simple differential or long-tailed-pair stage

If the base-emitter voltages of the two transistors are equal, then the value of the shared emitter resistor  $R_E$  is given by

$$R_{\rm E} = \frac{V_{\rm B} - (V_{\rm BE} - V_{\rm neg})}{2I_{\rm E}}$$

where  $V_B$  is the transistor base voltage (in this example zero), and  $2I_E$  is approximately the sum of the two emitter currents.

For minimum drift, the collector-base voltages should be as low as possible. However, for maximum output voltage, neither transistor should bottom; that is

$$V_{CB}min = V_{o}max + V_{CE(knee)}$$
. ...(1)

In addition, the transistors must not bottom when a positive commonmode input is applied; that is, when a positive input signal  $V_{i(c)}$  is applied to both input terminals simultaneously. Therefore

$$V_{CB}min = V_{i(c)} + V_{CE(knee)}. \qquad \dots (2)$$

Thus the minimum collector-base voltage is the larger of the two values calculated from Eqs. 1 and 2.

The value of the collector resistor  $R_C$  is given by

$$\mathbf{R}_{\mathrm{C}} = rac{\mathbf{V}_{\mathrm{pos}} - \mathbf{V}_{\mathrm{CB}}}{\mathbf{I}_{\mathrm{C}}}.$$

The voltage gain of the stage  $A_v$  is given by

$$A_{\rm v} = \frac{R_{\rm L}}{r_{\rm e}}$$

where

$$r_{e} \simeq \frac{25 \times 10^{-3}}{I_{\rm E}},$$

and  $R_{\rm L}$  is the parallel combination of  $R_{\rm C}$ ,  $r_i{'}$  and  $r_o;$   $r_i{'}$  is the input resistance of the following stage, and  $r_o$  is the slope resistance of the collector-emitter characteristic of  $TR_{1a}$  and  $TR_{1b}$  above the knee voltage.

#### **DESIGN EXAMPLE**

The design of any amplifier starts with a specification which sets out the requirements that the amplifier has to meet. From these requirements and the knowledge of the power supply voltages, decisions can be made concerning the form of the output stage, the number of stages required and the operating conditions of the stages. Limitations set by published data or by the performance of any of the devices or components must also be taken into account. Finally, the frequency response must be shaped to meet the specification.

The following example gives the design of an amplifier excluding the shaping of the frequency response, because this depends to a critical extent on the devices used and the layout adopted.

# Specification

The following specification has been chosen for an amplifier operating from +15V and -15V supplies: Differential input Input resistance >200k $\Omega$ Differential voltage drift with temperature  $< 20 \mu V/degC$ Single-ended output Output voltage for  $R_L \ge 500\Omega$ +10VOutput current for  $R_{\rm L} \leq 500\Omega$ +20 mAOutput resistance  $< 20\Omega$ Total voltage gain 150 000 Output voltage for zero input 0V

#### **Outline of the Amplifier**

The low output resistance required suggests that some form of emitter follower should be used for the output stage, and the shunt-compensated version is suitable. Because this cannot be driven from a long-tailed-pair, a single-ended amplifier must be interposed. This has a temperature coefficient of 2mV/degC, so the voltage gain of the stages preceding it must be at least 200 times. The single-ended stage now gives an equivalent drift at the input of one half of the required maximum of  $20\mu V/degC$ .



Fig. 6—Outline of amplifier used in example; the voltages shown are for zero input signal

Because a gain of 200 cannot easily be achieved in one stage, two differential amplifiers are needed.

The BCY87 is selected for use in the first stage because of its low drift performance. Because the BCY87 transistors are n-p-n, the collector voltage is positive with respect to the input (zero volts). The second stage can also be n-p-n, and then the single-ended stage must use p-n-p transistors to bring the d.c. voltage back to +0.6V. This is the voltage required by the emitter-follower output stage for an output voltage of zero volts. Thus the outline of the amplifier is as shown in Fig. 6.

#### **Operating Conditions of the Individual Stages**

The d.c. operating and signal conditions of the individual stages are so closely interrelated that, in an amplifier design, the two must be considered together. In this discussion, however, they have been separated for ease of exposition.

In the output stage, the shunt-compensated emitter follower consists of an emitter follower driving a load impedance in the normal way, together with a common-emitter amplifier in parallel with the load; the signal of the common-emitter amplifier is derived from the emitterfollower current as shown in Fig. 6. The minimum standing current through the transistors is one half the output current; in this example the minimum standing current is 10mA.

To allow for the spread in the voltage drop across the regulator diode, a nominal standing current through the transistors of 13mA is chosen, together with an emitter resistance  $R_{10}$  of 82 $\Omega$ . To provide equal signal current variations in the two transistors, the collector resistance  $R_9$  is 100 $\Omega$ . With a total supply voltage of 30V, a suitable diode voltage drop is 27V. With these values, together with the need to operate the diode at a current high enough to give a low dynamic resistance, the value of  $R_8$  is  $2.2k\Omega$ . The transistors chosen are type BC107 which have a nominal  $h_{\rm FE}$  of 250, and therefore the d.c. input current to the stage is  $50\mu$ A. The d.c. input voltage for zero output voltage is +0.6V.

Fig. 7 shows the direct currents, voltages and current gains for all the stages, and the complete circuit diagram is given in Fig. 8.







Fig. 8—Complete basic circuit of amplifier; frequency response compensation is not shown

For the single-ended stage the p-n-p transistor type BCY70 is used (TR<sub>4</sub>). It is operated at 500 $\mu$ A and at this current it has a typical h<sub>FE</sub> of 50; therefore a base current of 10 $\mu$ A is required. Because the collector supply voltage is -15V, and the d.c. potential at the input of the output stage is +0.6V, the BCY70 collector resistance R<sub>7</sub> becomes 33k $\Omega$ . The emitter of TR<sub>4</sub> is connected directly to the +15V supply, so that its base potential is

$$+15 - 0.6V = +14.4V.$$

The second stage uses two high-gain transistors type BC108 operated at collector currents of 150 $\mu$ A. The typical h<sub>FE</sub> is 150, and thus the base currents are 1 $\mu$ A. The voltage across the collector resistance R<sub>5</sub> is the base-emitter voltage of the BCY70 (0.6V), and therefore R<sub>5</sub> is 3.9k $\Omega$ . To limit the collector current in the other BC108 (TR<sub>3</sub>) during overload, it too has a collector resistor of 3.9k $\Omega$ . Because the base potentials are +4V (set by the collector potentials of the BCY87 in the first stage, as explained below) the shared emitter resistor is 62k $\Omega$ .

Each BCY87 transistor in the first stage is operated at  $50\mu$ A. Because the input voltage is 0V, the base-emitter voltage of each transistor 0.5V

and the negative supply voltage -15V, the value of the shared emitter resistor is  $145k\Omega$ . The value of the collector resistors is a compromise. It should not be low compared with the input resistance of the second stage (92k $\Omega$ , see next section) otherwise the voltage gain will be low; neither should it be high, or the voltage drift caused by the current drift of the second stage will be excessive. The value chosen is 70k $\Omega$  which together with the collector potential of +4V leads to a first stage supply voltage of +7.5V. This voltage can be derived from a relatively low-resistance potential divider. The zero adjustment is incorporated in the collector circuit of this stage. It has to compensate for the difference in the collector currents of the BCY87 the difference in the base-emitter voltages of the second stage and the tolerances of the resistors. These conditions are satisfied by making the potentiometer 20k $\Omega$  and the collector resistors each 62k $\Omega$ .

#### Signal Conditions of the Individual Stages

The signal voltages and currents are considered for an output voltage of 1V. If the load resistance is 500 $\Omega$ , the output current equals 2mA. Half of this current is contributed by the emitter follower TR<sub>5</sub>, and therefore its signal current is 1mA. The output stage operates over a wide current range, and therefore the small-signal forward current transfer ratio (h<sub>fe</sub>) is taken as 250. The input current is then 4µA at an input voltage of 1V—the voltage gain of this stage is very close to unity. The dynamic input resistance is therefore 250k $\Omega$ . These values are shown in Fig. 9 for each stage in addition to the voltage gains.



Fig. 9—Voltage gains, dynamic resistances, signal voltages, signal currents, and small-signal current gains in each stage for an output voltage of 1V

The collector resistance of the BCY70 is  $33k\Omega$  which, together with the input resistance of the output stage, gives an effective load resistance of  $30k\Omega$ . As a result the signal current is  $34\mu A$  and the input current of the single-ended stage is

$$\frac{34}{50}\mu A = 680nA.$$

The voltage gain is given by

$$A_v = \frac{R_L}{\text{intrinsic emitter resistance}}$$

therefore

$$\mathbf{A}_{\mathbf{v}} = \frac{\mathbf{R}_{\mathbf{L}}}{\mathbf{k}T/\mathbf{q}\mathbf{l}_{\mathbf{E}}}$$

and thus, since I<sub>C</sub> approximately equals I<sub>E</sub>,

$$A_{\rm v} = \frac{I_{\rm C}R_{\rm L}}{25\times10^{-3}}$$

But  $I_C$  is 500 $\mu$ A, therefore

$$A_{v} = \frac{0.5 \times 10^{-3} \times 30 \times 10^{3}}{25 \times 10^{-3}}$$

and

$$A_v = 600$$
 times.

The input voltage is thus 1.65mV, and the input resistance is given by

$$R_i = rac{V_i}{I_i}.$$

Therefore

$$R_{i} = \frac{1.65 \times 10^{-3}}{680 \times 10^{-9}} \Omega$$

and thus

$$\mathbf{R}_{\mathbf{i}} = 2 \cdot 45 \mathrm{k}\Omega$$
.

Calculations for the two preceding stages are made in the same way, except that the voltage gain of the second stage is effectively one half of the calculated value. This is because only half the output voltage is used in the transition from differential to single-ended operation. The values obtained from the calculations are shown in Fig. 9.

#### Voltage and Current Drift

The BCY87 has a typical differential voltage change with temperature of  $1\mu V/degC$ , under the conditions of operation quoted above.

The second stage differential voltage drift could be as high as  $30\mu$ V/degC with unselected transistors. This drift referred to the input is just over  $0.5\mu$ V/degC, because the voltage gain of the first stage is 56 times. The differential current drift of the second stage probably does not exceed 1nA. This current flowing through the collector resistors of the first stage results in an equivalent voltage drift of 140 $\mu$ V/degC, which referred to the input becomes  $2.5\mu$ V/degC.

The single-ended stage has a voltage drift of about 2mV/degC. The

combined voltage gain of the first two stages is 250 times, so that the equivalent drift input due to the third stage is

$$\frac{2\times10^3}{250} \text{ V/degC.} = 8\mu\text{V/degC.}$$

For a rise in temperature this drift is always in the same direction while the drift due to the first two stages is random. The total drift is thus probably best expressed as  $8\pm 4\mu V/degC$ .

#### **Calculated Performance Compared with Requirements**

It is useful to summarise the calculated performance and compare it with the specification as follows:

|                                             | Calculated value            | Requirement       |
|---------------------------------------------|-----------------------------|-------------------|
| Input resistance                            | $240k\Omega$                | $>$ 200k $\Omega$ |
| Differential voltage drift with temperature | $8\pm4\mu V/degC$           | $< 20 \mu V/degC$ |
| Output resistance                           | $10\Omega$ (Measured Value) | $< 20\Omega$      |
| Total voltage gain                          | 150 000                     | 150 000           |

The above design calculations represent what would happen under nominal conditions. A check under 'worst case' conditions can be made in exactly the same way, but substituting the appropriate values.

# **CHAPTER** 3

# CIRCUITS USING BCY87-FAMILY TRANSISTORS

#### GALVANOMETER AMPLIFIER

The simple galvanometer amplifier described uses a BCY87 transistor pair and two BCY72 p-n-p transistors. It amplifies a small current into one large enough to drive a robust meter.

The amplifier has been designed to give an output current of  $\pm 1$ mA. It consists of a long-tailed-pair amplifier, directly coupled to two emitter followers which are connected to the output meter. A 12V power supply is used, and the current consumption is 4mA. Provision is made for adjusting the output meter current to zero for zero input voltage.

#### First Method of Biasing

Two methods of biasing are possible. In the one shown in Fig. 10, all the base current of one input transistor passes through the signal source.



Fig. 10-Galvanometer amplifier using first method of biasing

15

With a 1mA meter of  $10\Omega$  resistance, the input voltage required for full-scale deflection is 30mV. With a meter of  $220\Omega$  resistance, the corresponding input voltage is 34mV.

The input current for zero output is typically 65nA, and for full-scale deflection is 90nA. Thus the dynamic input resistance  $r_i$  is given by

$$\begin{aligned} \mathbf{r}_{i} &= \frac{30 \times 10^{-3}}{25 \times 10^{-9}} \,\Omega \\ &= 1.2 \mathrm{M}\Omega. \end{aligned}$$

For a 1% error in input voltage, the maximum permissible source resistance R<sub>s</sub>max is 4.6k $\Omega$ . With this value of source resistance, the maximum differential base current change with temperature of the BCY87 (0.5nA/ degC) causes a maximum differential voltage drift of 2.3 $\mu$ V/degC, which is the same order as the maximum differential base voltage change with temperature of 3.0 $\mu$ V/degC.

#### Second Method of Biasing

The circuit using the alternative method of biasing is shown in Fig. 11. Half the difference of the base currents of the input transistors passes through the signal source.



Fig. 11-Galvanometer amplifier using second method of biasing

As with the circuit in Fig. 10, the input voltage for full-scale deflection of a 1mA meter of  $10\Omega$  resistance is 30mV, and that for a meter of  $220\Omega$  resistance is 34mV.

The input current for zero output is typically between  $\pm 10$ nA. The change in input current for full-scale deflection is again 25nA, and thus the dynamic input resistance is again  $1.2M\Omega$ .

For a 1% error in input voltage, the maximum permissible source resistance  $R_smax$  is increased to  $30k\Omega$ . Because only half the base current difference flows through the source resistance, then, for a source resistance of  $30k\Omega$ , the maximum differential base current change with temperature of TR<sub>1a</sub> and TR<sub>1b</sub> causes a maximum differential voltage drift of

$$\frac{30\times10^3\times0.5\times10^{-9}}{2} \text{V/degC} = 7.5 \mu \text{V/degC}.$$

This value is 2.5 times the maximum voltage drift.

# **AMPLIFIER WITH VOLTAGE GAIN OF 6500**

Fig. 12 shows a three-stage d.c. amplifier with all stages operating in push-pull, and having an overall voltage gain of 6500 times. The input stage uses a BCY87 transistor pair. The second stage, like the first, is a long-tailed-pair amplifier ( $TR_2$  and  $TR_3$ ), but it uses two BCY71 silicon p-n-p transistors. It is directly coupled to the output stage, which is a pair of emitter followers.



#### Fig. 12—Amplifier with voltage gain of 6500

The operating voltages of the first two stages have been chosen so that when there is no input signal to the amplifier, the output is also zero. This allows overall negative feedback to be applied in a simple manner without altering the d.c. conditions.

The frequency response has been shaped to fall at approximately 6dB per octave.

#### Measured Performance

| Internal voltage gain at zero frequency | 6500                |
|-----------------------------------------|---------------------|
|                                         | 76dB                |
| Nominal output voltage                  | $\pm 10 \mathrm{V}$ |
| Nominal output current                  | $\pm 10$ mA         |

| Output voltage for zero input voltage                 | 0V            |
|-------------------------------------------------------|---------------|
| Supply voltages                                       | +12V, -12V    |
| Output resistance                                     | 80Ω           |
| Input resistance                                      | 180kΩ         |
| Maximum common mode input voltage                     | 5.0V          |
| Common mode rejection ratio                           | 45            |
| Supply voltage rejection ratio referred to the input, |               |
| for 1V change in supply voltage                       | 200 000       |
| Differential voltage drift with temperature,          |               |
| referred to the input                                 | $3\mu V/degC$ |
| Frequency response                                    | see Fig. 13   |



Fig. 13-Frequency response of amplifier with voltage gain of 6500

# AMPLIFIER WITH VOLTAGE GAIN OF 70 000

A four-stage d.c. amplifier, with a voltage gain of 70 000 times and a single-ended output is shown in Fig. 14. The differential input stage uses a BCY87 transistor pair, with a BC107 constant-current source  $(TR_2)$  to stabilise the combined emitter currents. The outputs from this stage pass to a differential second stage which uses a BCY89 transistor pair. A single-ended output from this stage is taken to a BCY70 p-n-p transistor (TR<sub>4</sub>), operating as a common-emitter amplifier. This drives the output stage which is a shunt-compensated emitter follower using two BC107 transistors and a BZY94–C27 voltage regulator diode.

Provision is made for setting the output voltage to zero when the input voltage is zero.



Fig. 14—Amplifier with voltage gain of 70 000

To ensure that the frequency response is the same from one amplifier to another, the two power supply lines should be decoupled to the zerovolt line within the amplifier as shown. Capacitor values of 10nF are suitable. Care should be taken to use low-inductance capacitors, and to keep their leads short.

The frequency response (Fig. 15) has been shaped to fall at approximately 6dB per octave. The amplifier is stable with parallel resistive feedback down to an overall voltage gain of 0.1 times, and will accept a capacitive load of up to 10nF.

# **Measured Performance**

| 70 000             |
|--------------------|
| 97dB               |
| $\pm 10V$          |
| $\pm 10 \text{mA}$ |
| 0V                 |
| +15V, -15V         |
| 3Ω                 |
| 200kΩ              |
| 10 <b>V</b>        |
| 600                |
|                    |
| 30 000             |
|                    |
| 6µV/degC           |
| see Fig. 15        |
|                    |



Fig. 15-Frequency response of amplifier with voltage gain of 70 000

21

# AMPLIFIER WITH VOLTAGE GAIN OF 10<sup>5</sup>

Fig. 16 shows a three-stage differential amplifier with a single-ended output and a voltage gain of  $10^5$ . The first two stages are differential, the first (TR<sub>1a</sub> and TR<sub>1b</sub>) using a BCY87, and the second (TR<sub>3a</sub> and TR<sub>3b</sub>) a BCY88. The common-mode rejection ratio of the input stage is made as high as possible because it determines to a large extent the common mode rejection ratio of the amplifier. The combined emitter currents of TR<sub>1a</sub> and TR<sub>1b</sub> must therefore be kept constant when a common-mode input signal is applied, and to achieve this a constant-current source using a



Fig. 16—Amplifier with voltage gain of 105

BCY89 transistor pair  $TR_{2a}$  and  $TR_{2b}$  is used. Another advantage of this circuit is that the combined emitter currents of  $TR_{1a}$  and  $TR_{1b}$  are almost independent of ambient temperature and supply voltage variations. When a common-mode input signal is applied, there will be a change in the combined emitter currents of  $TR_{1a}$  and  $TR_{1b}$ , which will cause a change in the collector potentials of  $TR_{1a}$  and  $TR_{1b}$ . This change in potential is

fed to the base of transistor  $TR_{2b}$  by means of transistors  $TR_{3a}$  and  $TR_{3b}$ and resistor  $R_8$ . Because transistors  $TR_{2a}$  and  $TR_{2b}$  are connected in a long-tailed-pair configuration, the mutual conductance of  $TR_{2b}$  is high enough to ensure sufficient negative feedback to compensate for the variation in the collector current of  $TR_{2b}$ .

The output stage uses two BCY71 p-n-p transistors  $TR_4$  and  $TR_5$ in a long-tailed-pair configuration. To limit the dissipation in these transistors but to provide at the same time a high load current, a variablecurrent source is inserted in the collector circuit of  $TR_4$  and  $TR_5$ . The current source uses a BC107 transistor  $TR_6$  and a BAX13 silicon diode  $D_1$  which compensates for the base-emitter voltage of  $TR_6$ . Since the values of  $R_{14}$  and  $R_{15}$  are equal, neglecting the base current of  $TR_6$ , the currents through  $R_{14}$  and  $R_{15}$  are also equal. With no input signal, the collector currents of  $TR_4$  and  $TR_5$  equal the currents through  $R_{14}$ and  $R_{15}$ , and the output voltage is zero. If an input signal causes a change in the collector current of  $TR_4$ ,  $\delta I_C$ , the collector current of  $TR_5$ changes by  $-\delta I_C$ , and causes the emitter current of  $TR_6$  to change by  $-\delta I_C$ . Thus the output voltage is equal to  $2R_L\delta I_C$ .

Preset resistor  $R_5$  is to set the output voltage to zero for zero input. The frequency response curve (Fig. 17) has been shaped to fall at approximately 6dB/octave. This amplifier is intended for use as an



Fig. 17—Frequency response of amplifier with gain of 10<sup>5</sup>

23

operational amplifier. It is unconditionally stable, and therefore free from oscillation at all values of closed-loop gain.

| Measured Performance                         |                     |
|----------------------------------------------|---------------------|
| Internal voltage gain at zero frequency      | 105                 |
|                                              | 100dB               |
| Nominal output voltage                       | $\pm 10 V$          |
| Nominal output current                       | $\pm 2.5$ mA        |
| Output voltage for zero input voltage        | 0V                  |
| Supply voltages                              | +15V, -15V          |
| Output resistance                            | $20k\Omega$         |
| Input resistance                             | $100k\Omega$        |
| Maximum common-mode input voltage            | $\pm 10 \mathrm{V}$ |
| Common-mode rejection ratio                  | 105                 |
| Differential voltage drift with temperature, |                     |
| referred to the input                        | $3\mu V/degC$       |
| Frequency response                           | see Fig. 17         |

# SCHMITT TRIGGER CIRCUIT

The Schmitt trigger circuit shown in Fig. 18 uses a BCY89 transistor pair. The close thermal coupling of the two transistors results in trigger (input) voltages which are more stable over a range of operating frequencies than would be obtained with transistors in separate envelopes.

#### Performance

The performance of the circuit was measured for sinewave drive at 10kHz, with four values of  $R_{\rm B}$  ranging from  $2\cdot 2k\Omega$  to  $100k\Omega.$  The measured values of  $V_{i\,(on)}$  and  $V_{i\,(off)}$  are compared in Table 3 with calculated values obtained from

$$V_{i(on)} \simeq$$

$$\frac{V_{\text{pos}}[h_{\text{FE(1b)}}(R_{\text{C(1a)}} + R_{\text{C(1b)}}) - R_{\text{B}}] - R_{\text{C(1b)}}h_{\text{FE(1b)}}V_{\text{BE(1b)}}}{h_{\text{FE(1b)}}(R_{\text{C(1a)}} + R_{\text{C(1b)}}) - R_{\text{B}} + \frac{R_{\text{C(1a)}}R_{\text{C(1b)}}h_{\text{FE(1b)}}}{R_{\text{E}}} + V_{\text{BE(1a)}}$$

and

$$V_{i(off)} \simeq \frac{V_{pos}}{1 + \frac{h_{FE(1a)}R_{C(1a)}}{(1 + h_{FE(1a)})R_{E}}} + V_{BE(1a)}.$$

The measured rise and fall times of  $V_{o(1a)}$  denoted by  $t_r$  and  $t_f$  respectively are also shown in Table 3.



Fig. 18-Schmitt trigger

| ΓA. | R | I.F. | 3 |
|-----|---|------|---|
| TTT |   |      | - |

# Performance of Schmitt Trigger Circuit

|                    |                        | Mea                    | sured              |                  | Calcı                     | ulated           |
|--------------------|------------------------|------------------------|--------------------|------------------|---------------------------|------------------|
| <b>R</b> Β<br>(kΩ) | t <sub>r</sub><br>(ms) | t <sub>f</sub><br>(ms) | $V_{i(on)}$<br>(V) | $V_{i(off)}$ (V) | V <sub>i(on)</sub><br>(V) | $V_{i(off)}$ (V) |
| 2.2                | 0.5                    | 0.5                    | 8.2                | 6.4              | 8.4                       | 6.6              |
| 10                 | 1                      | 1                      | 8.1                | 6.5              | 8.4                       | 6.6              |
| 56                 | 3                      | 3                      | 7.5                | 6.5              | 8.0                       | 6.6              |
| 100                | 9                      | 7                      | 6.4                | $7 \cdot 0$      | 7.6                       | 6.6              |
|                    |                        |                        |                    |                  |                           |                  |

# **VOLTAGE COMPARATOR**

A voltage comparator circuit using BCY87 and BCY89 transistor pairs is shown in Fig. 19. The circuit operates from +12V and -12Vsupplies. The output voltage is limited to -0.7 and +3V, which will drive a large variety of logic circuits.





# **Measured Performance**

| Transfer characteristic                     | see Fig. 20     |
|---------------------------------------------|-----------------|
| Voltage gain at zero d.c. input             | 2000            |
| Frequency response                          | see Fig. 21     |
| Current consumption                         | 6.8mA           |
| Input bias current                          | 3µA             |
| Offset voltage                              | < 1 mV          |
| Differential voltage drift with temperature | $1.5\mu V/degC$ |



Fig. 20—Transfer characteristic of voltage comparator



Fig. 21—Frequency response of voltage comparator

27

#### **Pulse Response**

The pulse response was measured using a pulse generator with rise and fall times of 1ns. The pulse was applied to the inverting input, whilst a d.c. reference signal was applied to the non-inverting input. Two sets of measurements were made with reference signals of +150mV and -150mV, and these are shown in Tables 4 and 5. The delay times, and rise and fall times were measured for values of pulse amplitude which exceeded the reference voltage by 2, 5, 10 and 20mV.

# TABLE 4

Delay Times, and Rise and Fall Times for a Positive Reference and Positive-going Pulse (Negative-going Output)

|           | Fa    | all  | R     | ise  |
|-----------|-------|------|-------|------|
| Overdrive | Delay | Fall | Delay | Rise |
| (mV)      | (ns)  | (ns) | (ns)  | (ns) |
| 2         | < 5   | 800  | 50    | 150  |
| 5         | < 5   | 500  | 120   | 150  |
| 10        | < 5   | 450  | 200   | 100  |
| 20        | < 5   | 400  | 350   | 100  |

# TABLE 5

Delay Times, and Rise and Fall Times for a Negative Reference and Negative-going Pulse (Positive-going Output)

|           | Rise  |      | Fall  |      |
|-----------|-------|------|-------|------|
| Overdrive | Delay | Rise | Delay | Fall |
| (mV)      | (ns)  | (ns) | (ns)  | (ns) |
| 2         | 8000  | 1000 | < 5   | 320  |
| 5         | 5500  | 250  | < 5   | 330  |
| 10        | 3500  | 200  | < 5   | 350  |
| 20        | 2500  | 200  | < 5   | 350  |
|           |       |      |       |      |



